Performance Analysis of FPGA based Diode Clamped Multilevel Inverter Fed Induction Motor Drive using Phase Opposition Disposition Multicarrier Based Modulation Strategy

N. Susheel, P. Satish Kumar
Department of Electrical Engineering, University College of Engineering (A), Osmania University, India

ABSTRACT
Multilevel inverters (MLI) are becoming more popular over the years for medium and high power applications because of its significant merits over two level inverters. This paper presents an implementation of multicarrier based sinusoidal pulse width modulation technique for three phase seven level diode clamped multilevel inverter. This topology is operated under phase opposition disposition pulse width modulation technique. The performance of three phase seven level diode clamped inverter is analyzed for induction motor (IM) load. Simulation is performed using MATLAB/SIMULINK. Experimental results are presented to validate the effectiveness of the operation of the diode clamped multilevel inverter using field programmable gate array.

1. INTRODUCTION
Latest trend of multilevel inverters (MLI) is to use medium voltages in industrial drives to meet the power requirements going up to several megawatts. MLI technologies are receiving increased attention for high power applications in power industry. This is due to the improvement in output waveforms compared to two level inverter [1]-[5]. The bipolar junction transistor (BJT), insulated gate bipolar transistor (IGBT), metal oxide semiconductor field effect transistor (MOSFET) switches of the inverter are turned on and off as per the sequence specified by a pulse width modulation (PWM) method to produce ac output waveforms. Multilevel inverters has several advantages such as reduced voltage stress across switching devices, output voltages with less distortion, lower electromagnetic interference, output with near sine waveform, capability of achieving high voltage and high power, lower switching losses etc. The digital control techniques are greatly increased in modern power electronics. For improved performance of the power converter, the controller such as Application Specific Integrated Circuits (ASICs), micro controllers, Field Programmable Gate Arrays (FPGA), Digital Signal Processor (DSP) are responsible. A new breed of inverters called multilevel inverters has been came into existence because a single switching device cannot be directly connected for high voltages. The capacitor voltages in such inverters are switched in a manner to give stepped output waveform that is closer to sinusoidal waveform which is required in electric drive system. Different techniques are used in three types of classical multilevel inverters namely diode clamped inverter, cascaded H-bridge inverter and flying capacitor inverter to achieve such waveforms. The combination of semiconductor switches and capacitors produce output voltage waveforms with smaller steps and the power semiconductors should withstand the reduced voltages. The major advantages of MLI are
quality in waveform, output voltage and input current with less distortion, stress on device is reduced, reduced common mode voltage, switching losses are lower and higher efficiency [6]-[10]. The term multilevel starts from three levels. The concept of multilevel inverter is to perform the power conversion in small voltage steps which utilizing a higher number of active semiconductor devices. This approach has many advantages when compared with the conventional power conversion method. It leads to reduce voltage stress on the load and to produce higher power quality waveforms [11]-[13]. For operating at higher voltages the switches are wired in a series-type connection which is an essential feature of MLI. Due to lower switching losses the multilevel inverters have attracted a great deal of attention in medium and high-power applications [14]-[16]. The MLI structure is presented in Figure 1 for two levels, three levels and n-levels.

![Figure 1. Multilevel inverter structure for (a) Two- levels (b) Three- levels (c) n-levels](image)

2. DIODE CLAMPED MULTILEVEL INVERTER

The diode-clamped MLI was introduced many years ago and there has been vast research especially for medium-voltage applications. A three level diode clamped inverter is also called as “neutral clamped” inverter. It uses diodes to limit the voltage stress of power semiconductor devices. For achieving the desired steps in the output voltage waveform, diode is used as clamping device to clamp the dc bus voltage. It consists of two capacitor voltages in series and has the centre tap which is called as neutral. The three level inverter has two pairs of switching devices in series in each phase leg. Through clamping diodes the centre of each device pair is clamped to the neutral. The quasi-square output voltage waveform is obtained from a three level diode clamped inverter. It can be applied to higher levels. The synthesized output voltage waveform adds more steps as the number of levels increases that leads to sinusoidal waveform with less harmonic distortion. The output voltage waveform with zero harmonic distortion can be achieved from infinite levels. But, due to voltage unbalance problems, voltage clamping requirements, circuit layout and packaging constraints, the number of desired voltage levels is quite limited. The operation of five level diode clamped inverter is explained in this section. To achieve the desired level, four switches are triggered at any point of time.

Table 1 shows the output voltage levels of five level diode clamped multilevel inverter and its corresponding switching states. Here, ‘1’ describes switch in ON position and ‘0’ indicates OFF position. The voltage across each capacitor is Vdc/4 and voltage stress on each device is limited to Vdc/4 through clamping diodes to achieve a DC bus voltage Vdc. Neutral is the middle point of the four capacitors used. The steps involved for synthesis of five level output voltage are (i) Van=Vdc/2 is achieved by turning ON of the switches S1 to S4. (ii) one lower switch S5 and three upper switches S2, S3, S4 are turned ON to obtain output voltage of Van=Vdc/4. (iii) for Van=0, two lower switches S5, S6 and two upper switches S3, S4 are turned ON. (iv) one upper switch S4 and three lower switches S5, S6, S7 are turned ON to get Van= -Vdc/4. (v) all lower switches S5 to S8 must be turned ON for Van= -Vdc/2.
Table 1. Switching states for five level diode clamped multilevel inverter

<table>
<thead>
<tr>
<th>Vdc/2</th>
<th>Vdc/4</th>
<th>0</th>
<th>0</th>
<th>0</th>
<th>0</th>
<th>0</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

3. PHASE OPPOSITION DISPOSITION SPWM

For synthesizing the output voltage using different levels of DC inputs, the semiconductor switches must be turned ON and OFF to achieve desired fundamental with less harmonic distortion. This paper presents an implementation of multi carrier pulse width modulation technique i.e., phase opposition disposition. The carrier waveforms above zero reference are in phase as shown in Figure 2 and are 180° out of phase with those below zero for five level diode clamped multilevel inverter using phase opposition disposition (POD) sinusoidal pulse width modulation (SPWM) method. Gating pulses are generated by comparing the sinusoidal reference and four carrier waveforms.

![Figure 2. Carrier arrangement using phase opposition disposition for five level diode clamped inverter](image)

In this technique, the modulation signal i.e., sinusoidal waveform is compared with the carrier waveforms. The carriers required for n level inverter are n-1. Figure 2 shows a modulating signal and four carriers that are required for five level diode clamped inverter. When the modulating signal is greater than both the upper carriers, we get output voltage of + Vdc/2. Whenever the modulating signal is greater than first upper carrier, + Vdc/4 can be obtained. If the modulating signal is higher than the lower carrier but lower than the upper carrier then the output voltage is zero. As the modulating signal is less than the first lower carrier, the resultant voltage obtained will be -Vdc/4. Similarly, it is switched to - Vdc/2 whenever modulating signal is less than both lower carriers. The switching pulses in this strategy are generated at every instant of time depending on the comparison of modulating signal and carrier waveforms as seen in Figure 3.
4. RESULTS AND DISCUSSION

The seven level diode clamped multilevel inverter is implemented using MATLAB. Figure 4 depicts the overall simulation diagram of seven level diode clamped multilevel inverter fed squirrel cage induction motor (IM) using phase opposition disposition pulsewidth modulation technique.
The results of seven level diode clamped multilevel inverter fed induction motor using POD approach are represented from Figure 5 to Figure 9 considering half load torque.
Figure 8. FFT analysis of current at half-load

Figure 9. Speed and torque characteristics at half-load

Figure 10 to Figure 14 shows the waveforms obtained using phase opposition disposition method for seven level diode clamped multilevel inverter at full-load torque.

Figure 10. Voltage and current waveforms at full-load
The results of phase voltage and current can be seen in Figure 10. Where as the stator currents are presented in Figure 11.

![Figure 11. Stator currents at full-load](image1)

The FFT analysis is carried out for voltage and current waveforms and is presented in Figure 12 and Figure 13.

![Figure 12. FFT analysis of voltage at full-load](image2)
The speed and torque characteristics of motor can be seen in Figure 14 at full load. Table 2 and Table 3 summarizes the FFT analysis carried out at various load torques.

### Table 2. Voltage THD (%) of seven level diode clamped multilevel inverter using POD method

<table>
<thead>
<tr>
<th>S.No</th>
<th>Load Torque</th>
<th>THD</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>No-load</td>
<td>13.59</td>
</tr>
<tr>
<td>2</td>
<td>Half-load</td>
<td>13.67</td>
</tr>
<tr>
<td>3</td>
<td>Full-load</td>
<td>13.73</td>
</tr>
</tbody>
</table>
Table 3. Current THD (%) of seven level diode clamped multilevel inverter using POD method

<table>
<thead>
<tr>
<th>S.No</th>
<th>Load Torque</th>
<th>THD</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>No-load</td>
<td>3.9</td>
</tr>
<tr>
<td>2</td>
<td>Half-load</td>
<td>1.51</td>
</tr>
<tr>
<td>3</td>
<td>Full-load</td>
<td>0.72</td>
</tr>
</tbody>
</table>

5. EXPERIMENTAL RESULTS

The Phase opposition disposition method for seven level diode clamped multilevel inverter is implemented on VPE Spartan 3A DSP board using Xilinx field programmable gate array. The FPGA implements the sinusoidal pulse width modulation scheme in real time for any command reference voltage received, and the digital to analog converter outputs are applied to observe the inverter output voltages. The seven level diode clamped multilevel inverter is implemented by executing the program coding in Xilinx software, then the required gate pulses for the FPGA processor are generated for all the IGBT switches used in the seven level diode clamped multilevel inverter. The hardware setup for seven level diode clamped inverter fed induction motor drive using Xilinx Spartan FPGA Processor is depicted in Figure 15.

![Experimental setup for seven level diode clamped MLI fed IM drive](image)

Figure 15. Experimental setup for seven level diode clamped MLI fed IM drive

The phase voltage and current waveforms obtained in one phase leg can be seen in Figure 16 by using phase opposition disposition method for seven level diode clamped inverter fed IM.
Performance Analysis of FPGA based Diode Clamped Multilevel Inverter .... (N. Susheel)

Similarly the results for three phase voltages and currents are shown in Figure 17.

The software named WTViewerFreePlus is used to record the results achieved for the measured numeric values, harmonic values and data regarding the waveform as shown in Figure 18.
CONCLUSION
This paper has presented the performance of seven level diode clamped inverter using phase opposition disposition approach for induction motor load. The output waveforms of phase voltage, THD spectrum of phase voltage and current, stator current and torque-speed characteristics are obtained for induction motor at various load torque values. The seven level output waveform for diode clamped multilevel inverter is obtained by applying appropriate pulses to the devices through 50 pin connector placed in spartan3ADSP FPGA kit. It is observed that the phase opposition disposition pulse width modulation method provides output with low distortion. However, this strategy can be applied to other multilevel inverter topologies as well.

ACKNOWLEDGEMENTS
We thank the Science and Engineering Research Board (SERB), Government of India, New Delhi for providing Research Project under ‘Fast Track Scheme for Young Scientists’ to carry out the Research on Multilevel Inverters.

REFERENCES
<table>
<thead>
<tr>
<th>BIBLIOGRAPHY OF AUTHORS</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>N. Susheela</strong> obtained her B.Tech degree in Electrical and Electronics Engineering in 2003 from SSJ Engineering College, JNTU and M.E degree in 2009 in Electrical Engineering with specialization of Industrial Drives and Controls from Osmania University, Hyderabad. She is pursuing Ph.D in Department of Electrical Engineering, University College of Engineering, Osmania University, Hyderabad in the area of Multilevel Inverters. She has presented papers in various journals and conferences. Since 2007 she is working as Assistant Professor in Department of Electrical Engineering, University College of Engineering (Autonomous), Osmania University, Hyderabad, Telangana, India. Her research interests include Multilevel Inverters, Special Machines and Power Electronics.</td>
</tr>
<tr>
<td><strong>P. Satish Kumar</strong> was born in Karimnagar, Telangana, India in 1974. He obtained the B.Tech degree in Electrical and Electronics Engineering from JNTU College of Engineering, Kakinada, India in 1996. He obtained M.Tech degree in Power Electronics in 2003 and Ph.D. degree in 2011 from JNTUH, Hyderabad. He is working as Associate Professor in the Department of Electrical Engineering, University College of Engineering (Autonomous), Osmania University, Hyderabad, India. He has more than 20 years of teaching experience. His research interests include Power Electronics, Special machines, Drives and Multilevel Inverters and guiding seven research scholars. He published many papers in various international journals and conferences. He is the editorial board member of many international journals. At present, he is actively engaged in two Research Projects in the area of Multilevel inverters funded by University Grants Commission (UGC), New Delhi and Science and Engineering Research Board (SERB), New Delhi, India.</td>
</tr>
</tbody>
</table>

---

Performance Analysis of FPGA based Diode Clamped Multilevel Inverter ... (N. Susheela)